



General Certificate of Secondary Education  
2014

---

## Technology and Design

Unit 2: Systems and Control

Element 1: Electronic and Microelectronic  
Control Systems

**[GTD21]**

**TUESDAY 3 JUNE, AFTERNOON**

---

# MARK SCHEME

## General Marking Instructions

### ***Introduction***

Mark schemes are intended to ensure that the GCSE examinations are marked consistently and fairly. The mark schemes provide markers with an indication of the nature and range of candidates' responses. The mark schemes should be read in conjunction with these general marking instructions.

### ***Assessment objectives***

Below are the assessment objectives for GCSE Technology and Design.

Students must:

- recall select and communicate their knowledge and understanding of technology and design in a range of contexts (AO1);
- apply skills, knowledge and understanding, in a variety of contexts and in designing and making products (AO2); and
- analyse and evaluate products, including their design and production (AO3).

### ***Flexibility in marking***

Mark schemes are not intended to be totally prescriptive. No mark scheme can cover all the responses which candidates may produce. In the event of an unanticipated answer, examiners are expected to use their professional judgement to assess the validity of answers. If an answer is particularly problematic, then examiners should seek the guidance of the Supervising Examiner.

### ***Positive Marking***

Examiners are encouraged to be positive in their marking, giving appropriate credit for what candidates know, understand and can do rather than penalising candidates for errors or omissions. Examiners should make use of the whole of the available mark range for any particular question and be prepared to award full marks for a response which is as good as might reasonably be expected of a 16-year-old GCSE candidate

### ***Awarding zero marks***

Marks should only be awarded for valid responses and no marks should be awarded for an answer which is completely incorrect or inappropriate.

### ***Types of mark schemes***

Mark schemes for tasks or questions which require candidates to respond in extended written form are marked on the basis of levels of response which take account of the quality of written communication.

Other questions which require only short answers are marked on a point for point basis with marks awarded for each valid piece of information provided.

### Levels of response

Tasks and questions requiring candidates to respond in extended writing are marked in terms of levels of response. In deciding which level of response to award, examiners should look for the “best-fit” bearing in mind that weakness in one area may be compensated for by strength in another. In deciding which mark within a particular level to award to any response, examiners are expected to use their professional judgement. The following guidance is provided to assist examiners.

- **Threshold performance:** Response which just merits inclusion in the level and should be awarded a mark at or near the bottom of the range.
- **Intermediate Performance:** Response which clearly merits inclusion in the level and should be awarded a mark at or near the middle of the range.
- **High Performance:** Response which fully satisfies the level description and should be awarded a mark at or near the top of the range.

### Marking calculations

In marking answers involving calculations, examiners should apply the “own figure rule” so that candidates are not penalised more than once for a computational error.

### Quality of written communication

Quality of written communication is taken into account in assessing candidates’ responses to all tasks and questions that require them to respond in written form. These tasks and questions are marked on the basis of levels of response. The description for each level of response includes reference to the quality of written communication.

For conciseness, quality of written communication is distinguished within levels of response as follows:

Level 1: Quality of written communication is limited.

Level 2: Quality of written communication is satisfactory.

Level 3: Quality of written communication is very good.

In interpreting these level descriptions, examiners should refer to the more detailed guidance provided below:

**Level 1 (Limited):** The level of accuracy of presentation, spelling, punctuation and grammar is limited. The candidate makes a limited selection and use of an appropriate form and style of writing. The organisation of material may lack clarity and coherence. There is little use of specialist vocabulary.

**Level 2 (Satisfactory):** The level of accuracy of presentation, spelling, punctuation and grammar is satisfactory. The candidate makes a satisfactory selection and use of an appropriate form and style of writing supported with appropriate use of diagrams as required. Relevant material is organised with some clarity and coherence. There is some use of specialist vocabulary.

**Level 3 (Very Good):** The level of accuracy of presentation, spelling, punctuation and grammar is very good. The candidate successfully selects and uses the most appropriate form and style of writing, supported with precise and accurate use of diagrams where appropriate. Organisation of relevant material is very good. There is very good use of appropriate specialist vocabulary.

| 1       | (a) Dual in Line<br>Sketch showing C cut out at the top and a dot at top left beside pin one with brief explanation                                                                           | [1]                                                                                                             | AVAILABLE MARKS |
|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------|-----------------|
|         |                                                                                                                                                                                               | [2]                                                                                                             |                 |
| (b) (i) | $RT = R1 + R2 + R3$<br>$RT = 1.2 + 3.3 + 6.8$<br>$RT = 11.3 \text{ k}\Omega$                                                                                                                  | [2]                                                                                                             |                 |
| (ii)    | Blue<br>Grey<br>Red<br>(3 × [1])                                                                                                                                                              | [3]                                                                                                             |                 |
| (iii)   | $1/RT = 1/R1 + 1/R2$<br>$1/RT = 1/6.8 + 1/6.8$<br>$1/RT = 0.1470 + 0.1470$<br>$1/RT = 0.294$<br>$RT = 3.4 \text{ k}\Omega$                                                                    | $RT = R1 * R2 / (R1 + R2)$<br>$RT = 6.8 * 6.8 / (6.8 + 6.8)$<br>$RT = 46.24/13.6$<br>$RT = 3.4 \text{ k}\Omega$ | [3]             |
| (iv)    | 5% of 6.8 = 0.34<br>6.8 plus or minus 0.34<br>Tolerance Values<br>= 6.46 kΩ to 7.14 kΩ                                                                                                        | 5% of 6800 = 340<br>6800 plus or minus 340<br>Tolerance Values<br>= 6460 Ω to 7140 Ω                            | [3]             |
| (v)     | Series<br>Parallel<br>(2 × [1])                                                                                                                                                               | [2]                                                                                                             |                 |
| (c)     | Fig. 3 has a variable resistor, Fig. 4 has a fixed resistor.                                                                                                                                  | [1]                                                                                                             |                 |
|         | The potential divider circuit in Fig. 3 would be preferred because the variable resistor allows the sensitivity of the output to be adjusted.                                                 | [2]                                                                                                             |                 |
| (d) (i) | Astable: A circuit that generates/produces pulses<br>Switches back and forth<br>Will flash an LED continually on and off<br>Not stable in any state (any one)                                 | [2]                                                                                                             |                 |
|         | Monostable: A circuit that generates/produces a set time delay then resets<br>Has one stable state<br>Switches on something for a set period of time<br>Sometimes called a one-shot (any one) | [2]                                                                                                             |                 |
| (ii)    | Monostable                                                                                                                                                                                    | [2]                                                                                                             |                 |
| (iii)   | 555 Timer IC                                                                                                                                                                                  | [1]                                                                                                             |                 |
| (iv)    | The length of time that the output remains on                                                                                                                                                 | [2]                                                                                                             |                 |
| (v)     | A and B beside the variable resistor and the polarised capacitor                                                                                                                              | [2]                                                                                                             |                 |
| (vi)    | Variable resistor and polarised capacitor                                                                                                                                                     | [2]                                                                                                             |                 |
| (vii)   | By changing the value of resistor and/or capacitor                                                                                                                                            | [2]                                                                                                             |                 |

(viii) Pin three connected  
 Protective resistor  
 LED  
 Correct orientation of LED  
 Connection to bottom 0 V rail

[1]  
 [1]  
 [1]  
 [1]  
 [2]

AVAILABLE  
MARKS



40

2 (a) (i) Relay; diode; 12 volt battery and motor correctly drawn and located.

For correct symbol and correct location

(4 × [1])

[4]



(ii) A Diode is to protect components or prevent back EMF

[1]

(iii) Provides greater power from a low power circuit

[1]

(b) (i)



AVAILABLE MARKS

[10]

(ii)



AVAILABLE MARKS

Solutions with or without wait cells will be accepted.

[10]

(iii)



AVAILABLE MARKS

[7]

(c)



AVAILABLE MARKS

[7]

40

Total

80